DocumentCode :
3703718
Title :
FPGA implementation of an efficient adaptive predistortion algorithm
Author :
Xin Cheng;Zhenghang Zhu;Saijie Yao;Hua Qian
Author_Institution :
School of Information Science and Technology, ShanghaiTech University, Shanghai, China
fYear :
2015
Firstpage :
1
Lastpage :
5
Abstract :
In modern wireless communication systems, the adaptive digital predistortion (DPD) is widely used to compensate for the nonlinearity in the radio front-end. In the DPD implementation, the conventional coefficient estimation algorithm is computationally intensive and prevents the application of complex DPD models. In [1], we have derived an efficient coefficients estimation algorithm based on orthonormal basis functions that achieves the low computational complexity while maintaining the estimation accuracy. In this paper, we focus on the implementation of this efficient coefficients estimation algorithm on a field programmable gate array (FPGA) platform. Compared with the conventional recursive least squares (RLS) algorithm, the low complexity algorithm can achieve the same linearization performance while saving about 80% hardware resources.
Keywords :
"Least squares approximations","Estimation","Field programmable gate arrays","Predistortion","Adaptation models","Hardware","Baseband"
Publisher :
ieee
Conference_Titel :
Signal Processing Systems (SiPS), 2015 IEEE Workshop on
Type :
conf
DOI :
10.1109/SiPS.2015.7345009
Filename :
7345009
Link To Document :
بازگشت