Title :
ABeeMap: A mapping algorithm based on multi-objective Artificial Bee Colony
Author :
V.L. Souza;A.G Silva-Filho;V.C. Wanderely
Author_Institution :
Informatics Center (CIn), Federal University of Pernambuco, Recife, Brazil
Abstract :
This paper presents the ABeeMap, a new approach to FPGA technology mapping. The mapper is based on a hybrid approach that uses pareto-dominance based asynchronous multi-objective Artificial Bee Colony associated with specific heuristics of the problem in order to find better trade-off results among area, performance and power consumption. In a set of 20 designs, we find that in comparison to state-of-the-art technology mapping, our approach is able to reduce the LUT counts and the edge counts. Placing and routing the resulting netlist leads to reduction in the configurable logic blocks count, increasing in estimated operation frequency and reduction in energy consumption.
Keywords :
"Switches","Table lookup","Field programmable gate arrays","Routing","Power demand","Algorithm design and analysis","Design automation"
Conference_Titel :
Power and Timing Modeling, Optimization and Simulation (PATMOS), 2015 25th International Workshop on
DOI :
10.1109/PATMOS.2015.7347582