DocumentCode :
3706333
Title :
Electrical characterisation of horizontal and vertical gate-all-around Si/SiGe nanowires field effect transistors
Author :
B. Salem;G. Rosaz;N. Pauc;P. Gentile;P. Periwal;A. Potié;F. Bassani;S. David;T. Baron
Author_Institution :
Laboratoire des Technologies de la Microé
fYear :
2014
fDate :
6/1/2014 12:00:00 AM
Firstpage :
1
Lastpage :
2
Abstract :
This paper report the technological routes used to build horizontal and vertical gate all-around (GAA) Field-Effect Transistors (FETs) using both Si and SiGe NanoWires (NWs). Horizontal Si and SiGe nanowires FETs are characterized in back gate configuration. Vertical devices using Si nanowires (NWs) show good characteristics with an ION/IOFF ratio close to 106 and sub-threshold slope around 145 mV/decade. Finally, vertical SiGe devices also obtained with the same technological process present an ION/IOFF ratio from 103 to 104 but also poor dynamics which can be explained by the high interface traps density.
Keywords :
"Silicon","Logic gates","Field effect transistors","Silicon germanium","Nanowires","Gold","Fabrication"
Publisher :
ieee
Conference_Titel :
Silicon Nanoelectronics Workshop (SNW), 2014 IEEE
Print_ISBN :
978-1-4799-5676-0
Type :
conf
DOI :
10.1109/SNW.2014.7348570
Filename :
7348570
Link To Document :
بازگشت