DocumentCode :
3712374
Title :
Combative cache efficacy techniques: Cache replacement in the context of independent prefetching in last level cache
Author :
Cesar Gomes;Mark Hempstead
Author_Institution :
Department of Electrical and Computer Engineering, Drexel University, Philadelphia, Pennsylvania 19104
fYear :
2015
Firstpage :
423
Lastpage :
426
Abstract :
The "memory wall" in CPU design refers to increasing divergence in performance growth between processors and memory. Prefetching and cache replacement were developed to overcome this, but there are few evaluations of the two techniques being used together. We contribute to this space by evaluating modern replacement policies in the context of a stride-N prefetcher. In exposing combative behavior between modern policies and the prefetcher, we hope to inform future design choices regarding such integration. Further, we present a means to either recoup or surpass performance gains seen in isolation for policies that exhibit conflict.
Keywords :
"Prefetching","Benchmark testing","Electronics packaging","Context","Computers","Approximation methods","Radiation detectors"
Publisher :
ieee
Conference_Titel :
Computer Design (ICCD), 2015 33rd IEEE International Conference on
Type :
conf
DOI :
10.1109/ICCD.2015.7357139
Filename :
7357139
Link To Document :
بازگشت