DocumentCode :
3712581
Title :
Systemic optimization of on-chip thermoelectric cooling
Author :
Thanunathan Rangarajan;Tanay Karnik;Rahul Khanna;Kelly P Lofgreen;Shammanna M Datta;Davis Darvish;Kaushik Vaidyanathan
Author_Institution :
Intel? Corporation, 2111 NE, Hillsboro, OR 97124, USA
fYear :
2015
Firstpage :
52
Lastpage :
57
Abstract :
Economic viability of on-package, in-situ cooling based on Thin-film Thermoelectric Coolants (TF-TEC) for hot-spot cooling involves myriad challenges necessitating engineering trade-offs. Principal factors include the cost of integration, the net energy consumption of the TEC based system, as well as system-level complexities arising from issues such as mutual thermal conflicts and interdependencies between the TEC and other package-level entities such as the Thermal grease (TIM), impact on the external convective cooling system, and the number of hot-spots present. In this paper, we examine these challenges both analytically and empirically, and propose a heuristic based method to overcome them. The method forms the basis for a generic optimization framework that enables system-level optimization of on-chip thermoelectric cooling in a commercial microprocessor package. We find a resultant cooling of up to 3°C at TDP delivered per core with a ~11% improvement in energy efficiency.
Keywords :
"Optimization","Biological cells","Heat sinks","Heating","Pulse width modulation","System-on-chip"
Publisher :
ieee
Conference_Titel :
CPMT Symposium Japan (ICSJ), 2015 IEEE
Print_ISBN :
978-1-4799-8814-3
Type :
conf
DOI :
10.1109/ICSJ.2015.7357358
Filename :
7357358
Link To Document :
بازگشت