DocumentCode :
3712623
Title :
Impedance matching method for jitter reduction of 28Gbps retimer
Author :
Fumio Yuuki;Kenji Kogo;Takayasu Norimatsu;Naohiro Kohmu;Takashi Kawamoto;Norio Nakajima;Takashi Mutou
Author_Institution :
Research & Development Group, Hitachi Ltd., 1-280, Higashi-koigakubo Kokubunji-city, Tokyo, 185-8601, Japan
fYear :
2015
Firstpage :
216
Lastpage :
219
Abstract :
We developed a long channel backplane 28 Gbps transmission technology for next-generation high-speed I/O applications. To achieve long-channel backplane traces at 28 Gbps, main jitter sources such as ISI, crosstalk, power supply noise, and circuit origin including random jitter need to be drastically reduced. Among these, ISI is the largest jitter source. It is important to not only compensate for loss of channel but also reduce reflections due to impedance mismatch. Therefore, we proposed a low-jitter implementation technology for a package (PKG) and a print circuit board (PCB). This technique is a method to buffer the impedance mismatch by the impedance drop of a solder ball at high-speed transmission. By using the proposed technique, the ISI jitter can reduce 1 ps and EYE opening margin can be made larger than 0.04 UI.
Keywords :
"Impedance","Jitter","Reflection","Backplanes","Propagation losses","Transmission line measurements","Crosstalk"
Publisher :
ieee
Conference_Titel :
CPMT Symposium Japan (ICSJ), 2015 IEEE
Print_ISBN :
978-1-4799-8814-3
Type :
conf
DOI :
10.1109/ICSJ.2015.7357401
Filename :
7357401
Link To Document :
بازگشت