Title :
Optimal NBTI degradation and PVT variation resistant device sizing in a full adder cell
Author :
Zia Abbas;Mauro Olivieri;Usman Khalid;Andreas Ripp;Michael Pronath
Author_Institution :
Department of Information, Electronics and Telecommunication Engineering (DIET), Sapienza University of Rome, Via Eudossiana 18, Italy
Abstract :
Aging phenomena, on top of process variations along with temperature and supply voltage variations, translate into complex degradation effects on the required performance and yield of nanoscale circuits. The proposed paper focuses on the development of mathematically optimal circuit sizing for yield maximization on the case study of a CMOS full adder circuit. The final cell design is robust against NBTI aging effects, impact of statistical (global and mismatch) and operating variation of temperature and supply voltage. Monte Carlo analysis has been carried out to verify the estimated yields. The demonstrated technique can be extended to a library of optimally designed digital cells.
Keywords :
"Optimization","Aging","Degradation","Adders","CMOS integrated circuits","Robustness"
Conference_Titel :
Reliability, Infocom Technologies and Optimization (ICRITO) (Trends and Future Directions), 2015 4th International Conference on
DOI :
10.1109/ICRITO.2015.7359366