DocumentCode :
3715191
Title :
Hardware implementation of OFDM transceiver using FPGA
Author :
E. Hari Krishna;K. Sivani;K. Ashoka Reddy
Author_Institution :
ECE, KU College of Engg.& Tech., Kakatiya University, Warangal
fYear :
2015
Firstpage :
3
Lastpage :
7
Abstract :
Latest developments in the field of wireless communication systems require a technology which should be accurate, reliable and adopt high data rate transmission across the systems. Orthogonal frequency division multiplexing (OFDM) technique will provide good resistance to multi path interference and inter symbol interference (ISI) caused by broadband multi carrier (MC) high data rate wireless systems Conventional OFDM transceiver system is formed by considering the orthogonality among the subcarriers achieved by the use of orthogonal discrete Fourier transform (DFT). The DFT can be implemented using computational efficient fast Fourier transform (FFT) algorithms. A new orthogonal transform developed by Hirschman, Hirschman optimal transform (HOT), the basis function of HOT is derived from DFT and it can be efficiently implemented using the same FFT algorithms. A computationally efficient HOT based OFDM was developed by the authors and reconfigurable hardware prototyping of the same was considered here for practical implementation using FPGA. Even though, similar bit error rate (BER) was reported in simulations for both DFT and HOT, the HOT is computationally attractive. FPGA implementation reveals the efficacy of the proposed HOT based OFDM transceiver in terms the computational complexity.
Keywords :
"OFDM","Discrete Fourier transforms","Transceivers","Bit error rate","Wireless communication","Computational efficiency"
Publisher :
ieee
Conference_Titel :
Computer and Computational Sciences (ICCCS), 2015 International Conference on
Print_ISBN :
978-1-4799-1818-8
Type :
conf
DOI :
10.1109/ICCACS.2015.7361131
Filename :
7361131
Link To Document :
بازگشت