DocumentCode :
3718239
Title :
Performance analysis of Wallace and radix-4 Booth-Wallace multipliers
Author :
Shahzad Asif; Yinan Kong
Author_Institution :
Department of Engineering, Macquarie University, NSW 2109, Australia
fYear :
2015
fDate :
6/1/2015 12:00:00 AM
Firstpage :
17
Lastpage :
22
Abstract :
Multiplication is one of the most commonly used operations in the arithmetic. Multipliers based on Wallace reduction tree provide an area-efficient strategy for high speed multiplication. In the previous years the Booth encoding is widely used in the tree multipliers to increase the speed of the multiplier. However, the efficiency of the Booth encoders decreases with the technology scale down. In this paper we showed that the use of Booth encoders in fact increases the delay and power of the Wallace multiplier in the deep submicron technology. The radix-4 Booth-Wallace and the Wallace multipliers are implemented for various sizes and synthesized using Synopsys Design Compiler in 90nm process technology. The synthesis results show that the Wallace multiplier has up to 17% less delay and 70% less power consumption as compared to the radix-4 Booth-Wallace multipliers. The Power-Delay Product (PDP) of the Wallace multiplier is up to 68% lower than the Booth-Wallace multiplier.
Keywords :
"Logic gates","Yttrium","Bismuth","Phase locked loops","Delays"
Publisher :
ieee
Conference_Titel :
Electronic System Level Synthesis Conference (ESLsyn), 2015
ISSN :
2117-4628
Type :
conf
Filename :
7365120
Link To Document :
بازگشت