Title :
From system modeling to formal verification
Author :
Ajay Chhokra;Sherif Abdelwahed;Abhishek Dubey;Sandeep Neema;Gabor Karsai
Author_Institution :
Institute for Software-Integrated Systems, Vanderbilt University, Nashville, TN 37235, USA
fDate :
6/1/2015 12:00:00 AM
Abstract :
Due to increasing design complexity, modern systems are modeled at a high level of abstraction. SystemC is widely accepted as a system level language for modeling complex embedded systems. Verification of these SystemC designs nullifies the chances of error propagation down to the hardware. Due to lack of formal semantics of SystemC, the verification of such designs is done mostly in an unsystematic manner. This paper provides a new modeling environment that enables the designer to simulate and formally verify the designs by generating SystemC code. The generated SystemC code is automatically translated to timed automata for formal analysis.
Keywords :
"Unified modeling language","Ports (Computers)","Automata","Semantics","Sensitivity","Computational modeling","Hardware"
Conference_Titel :
Electronic System Level Synthesis Conference (ESLsyn), 2015