DocumentCode :
3718513
Title :
Architectural and Micro-Architectural Techniques for Software Controlled Microprocessor Soft-Error Mitigation
Author :
Anudeep R. Gogulamudi;Lawrence T. Clark;Chad Farnsworth;Srivatsan Chellappa;Vinay Vashishtha
fYear :
2015
Firstpage :
1
Lastpage :
6
Abstract :
A MIPS 4Kc compliant embedded microprocessor core design that incorporates architectural features for software controlled radiation upset recovery is presented. The design uses fault tolerance techniques, i.e., error detection and instruction restart, implemented at the micro-architectural level, with architectural level changes, i.e., new instructions, for error recovery. Fine-grained, self-correcting triple mode redundant circuits protect key architectural state, in addition to dual mode redundancy in the instruction execution pipelines, cache subsystems, and error detection and correction in the register file. The design is implemented in a commercial low standby power 90-nm bulk low standby power CMOS process and the prototype operates at up to 336 MHz.
Keywords :
"Radio frequency","Registers","Pipelines","Tunneling magnetoresistance","Program processors","Radiation hardening (electronics)"
Publisher :
ieee
Conference_Titel :
Radiation and Its Effects on Components and Systems (RADECS), 2015 15th European Conference on
Print_ISBN :
978-1-5090-0232-0
Type :
conf
DOI :
10.1109/RADECS.2015.7365588
Filename :
7365588
Link To Document :
بازگشت