DocumentCode :
3719586
Title :
FPGA implementation of a combined hamming ? AES error tolerant algorithm for on board satellite
Author :
Samah Mohamed;Khaled A. Shehata;Hanady H. Issa;Nabil Hamdy Shaker
Author_Institution :
Arab Academy For Science & Technology(AAST)
fYear :
2015
fDate :
6/1/2015 12:00:00 AM
Firstpage :
1
Lastpage :
4
Abstract :
LEO satellites operate in a harsh radiation environment and therefore any electronic systems used on-board are very susceptible to faults induced by radiation., This paper presents an algorithm to protect the on board encryption process from Single Event Upsets (SEU). The presented algorithm combines Advanced Encryption Standard (AES)with hamming error detection and correction code. The algorithm is designed using VHDL and targeted to be implemented on a Field Programmable Gate Arrays (FPGA). The simulation results show that the proposed design corrects any single error injected in the data during processing.
Keywords :
"Satellites","Encryption","Field programmable gate arrays","Simulation","Fault detection","Algorithm design and analysis","Earth"
Publisher :
ieee
Conference_Titel :
Information Technology and Computer Applications Congress (WCITCA), 2015 World Congress on
Type :
conf
DOI :
10.1109/WCITCA.2015.7367028
Filename :
7367028
Link To Document :
بازگشت