DocumentCode :
3719858
Title :
Towards optimal FPGA implementation of lattice-ladder neuron and its training circuit
Author :
Tomyslav Sledevi?;Dalius Navakauskas
Author_Institution :
Department of Electronic Systems, Vilnius Gediminas Technical University, Naugarduko str. 41-413, LT-03227, Lithuania
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
The FPGA implementation of lattice-ladder multilayer perceptron with its training algorithm seems attractive, however there is a lack of experimental results on its efficiency. The main aim of this investigation was to optimize the latency and DSP block usage for the normalized lattice-ladder neuron (LLN) and its simple gradient training algorithm implementation on FPGA. Four alternative regressor lattices to be used in LLN training were considered and experimentally evaluated. The optimal resource sharing was approached by the LLN data flow graph partitioning into DSP block subgraphs. The experiments were performed by varying the number of synapses and the order of lattice-ladder filters. Recommendations for particular LLN implementation cases were given.
Keywords :
"Digital signal processing","Field programmable gate arrays","Training","Lattices","Neurons","Table lookup","Clocks"
Publisher :
ieee
Conference_Titel :
Information, Electronic and Electrical Engineering (AIEEE), 2015 IEEE 3rd Workshop on Advances in
Type :
conf
DOI :
10.1109/AIEEE.2015.7367311
Filename :
7367311
Link To Document :
بازگشت