DocumentCode :
3721065
Title :
An optimized gate-loop layout for multi-chip SiC MOSFET power modules
Author :
Miao Wang;Fang Luo;Longya Xu
Author_Institution :
Department of Electrical and Computer Engineering, The Ohio State University, Columbus, Ohio, United States of America
fYear :
2015
Firstpage :
215
Lastpage :
219
Abstract :
This paper investigates the impact of gate-loop layouts on the switching loss of a multi-chip silicon carbide metal-oxide-semiconductor field-effect-transistor (MSOFET) power module. Six gate loop layouts are proposed and evaluated in switching simulations. A 16.2% difference on the total switching loss is observed between a good and a bad gate loop layout. The results shows that the total switching loss can be reduced with a "reverse matching arrangement" between the gate loop and the power loop. Specifically, to assign a short gate loop to the device that has a large power-loop inductance, and vice versa. In addition, shared traces from the gate driver to the paralleled devices could further reduce the total switching loss.
Keywords :
"Logic gates","Layout","Switching loss","Multichip modules","Inductance","Switches","MOSFET"
Publisher :
ieee
Conference_Titel :
Wide Bandgap Power Devices and Applications (WiPDA), 2015 IEEE 3rd Workshop on
Type :
conf
DOI :
10.1109/WiPDA.2015.7369279
Filename :
7369279
Link To Document :
بازگشت