DocumentCode :
3721552
Title :
A2CM2: aging-aware cache memory management technique
Author :
Reza Nazari;Nezam Rohbani;Hamed Farbeh;Zahra Shirmohammadi;Seyed Ghassem Miremadi
Author_Institution :
Department of Computer Engineering Sharif University of Technology Tehran, Iran
fYear :
2015
fDate :
10/1/2015 12:00:00 AM
Firstpage :
1
Lastpage :
8
Abstract :
Negative Bias Temperature Instability (NBTI) in CMOS devices is known as the major source of aging effect which is leading to performance and reliability degradation in modern processors. Instruction-cache (I-cache), which has a decisive role in performance and reliability of the processor, is one of the most prone modules to NBTI. Variations in duty cycle and long-time residency of data blocks in I-cache lines (stress condition) are the two major causes of NBTI acceleration. This paper proposes a novel I-cache management technique to minimize the aging effect in the I-cache SRAM cells. The proposed technique consists of a smart controller that monitors the cache lines behavior and distributes uniformly stress condition for each line. The simulation results show that the proposed technique reduces the NBTI effect in I-cache significantly as compared to normal operation. Moreover, the energy consumption and the performance overheads of the proposed technique are negligible.
Keywords :
"Aging","SRAM cells","Program processors","Stress","Logic gates","Cache memory","Reliability"
Publisher :
ieee
Conference_Titel :
Real-Time and Embedded Systems and Technologies (RTEST), 2015 CSI Symposium on
Type :
conf
DOI :
10.1109/RTEST.2015.7369845
Filename :
7369845
Link To Document :
بازگشت