DocumentCode :
3722857
Title :
A Dual-FPGA Architecture with Rejuvenation for Realtime Applications
Author :
Saysanasongkham Aromhack;Satoshi Fukumoto
Author_Institution :
Grad. Sch. of Syst., Tokyo Metropolitan Univ., Hino, Japan
fYear :
2015
Firstpage :
315
Lastpage :
316
Abstract :
This paper focuses on FPGA for realtime applications and proposes a redundant configuration scheme with rejuvenation on a dual-FPGA architecture to handle SEUs. Duplication check is utilized to detect errors within the FPGAs. Rollback and re-computation will be attempted when the error is detected. If the error remains, the rejuvenation will be triggered. The proposed architecture consists of two identical FPGAs. When one FPGA has to undergo a rejuvenation process, the other will be available to operate the system. This ensures the real time computing constraint of an application.
Keywords :
"Field programmable gate arrays","Computer architecture","Real-time systems","Fault tolerance","Fault tolerant systems","Single event upsets"
Publisher :
ieee
Conference_Titel :
Dependable Computing (PRDC), 2015 IEEE 21st Pacific Rim International Symposium on
Type :
conf
DOI :
10.1109/PRDC.2015.32
Filename :
7371877
Link To Document :
بازگشت