DocumentCode :
37230
Title :
Design of Testable Reversible Sequential Circuits
Author :
Thapliyal, Himanshu ; Ranganathan, Nagarajan ; Kotiyal, Saurabh
Author_Institution :
Dept. of Comput. Sci. & Eng., Univ. of South Florida, Tampa, FL, USA
Volume :
21
Issue :
7
fYear :
2013
fDate :
Jul-13
Firstpage :
1201
Lastpage :
1209
Abstract :
In this paper, we propose the design of two vectors testable sequential circuits based on conservative logic gates. The proposed sequential circuits based on conservative logic gates outperform the sequential circuits implemented in classical gates in terms of testability. Any sequential circuit based on conservative logic gates can be tested for classical unidirectional stuck-at faults using only two test vectors. The two test vectors are all 1´s, and all 0´s. The designs of two vectors testable latches, master-slave flip-flops and double edge triggered (DET) flip-flops are presented. The importance of the proposed work lies in the fact that it provides the design of reversible sequential circuits completely testable for any stuck-at fault by only two test vectors, thereby eliminating the need for any type of scan-path access to internal memory cells. The reversible design of the DET flip-flop is proposed for the first time in the literature. We also showed the application of the proposed approach toward 100% fault coverage for single missing/additional cell defect in the quantum-dot cellular automata (QCA) layout of the Fredkin gate. We are also presenting a new conservative logic gate called multiplexer conservative QCA gate (MX-cqca) that is not reversible in nature but has similar properties as the Fredkin gate of working as 2:1 multiplexer. The proposed MX-cqca gate surpasses the Fredkin gate in terms of complexity (the number of majority voters), speed, and area.
Keywords :
fault diagnosis; flip-flops; logic gates; logic testing; sequential circuits; vectors; DET flip-flops; Fredkin gate; MX-cqca; QCA layout; cell defect; conservative logic gate; double edge triggered flip-flops; internal memory cell; master-slave flip-flops; multiplexer conservative QCA gate; quantum-dot cellular automata; reversible design; scan-path access; testable reversible sequential circuit; unidirectional stuck-at fault; vectors testable latches; vectors testable sequential circuit; Circuit faults; Clocks; Latches; Logic gates; Master-slave; Sequential circuits; Vectors; Cellular automata; Fredkin gate; conservative logic; quantum-dot; reversible logic;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2012.2209688
Filename :
6290432
Link To Document :
بازگشت