DocumentCode :
3723413
Title :
Optimization of FinFET-based circuits using a dual gate pitch technique
Author :
Sravan K. Marella;Amit Ranjan Trivedi;Saibal Mukhopadhyay;Sachin S. Sapatnekar
Author_Institution :
Department of Electrical and Computer Engineering, University of Minnesota, Minneapolis, 55455, USA
fYear :
2015
Firstpage :
758
Lastpage :
763
Abstract :
Source/drain stressors in FinFET-based circuits lose their effectiveness at smaller contacted gate pitches. To improve circuit performance, a dual gate pitch technique is proposed in this work, where standard cells with double the gate pitch are selectively used on the gates of the circuit critical paths, at minimal area and power costs. A stress-aware library characterization is performed for FinFET-based standard cells by obtaining stress distributions using finite element simulations on a subset of structures. The stresses are then employed to create look-up tables for mobility multipliers and threshold voltage shifts, for subsequent performance characterization of FinFET-based standard cells. Finally, a circuit delay optimizer is applied using the dual gate pitch approach and is compared with an alternative gate sizing approach. Using a combination of gate sizing and the dual gate pitch approach, it is shown that the average power delay product improves by 12.9% and 15.9% in 14nm and 10nm technologies, respectively.
Keywords :
"Logic gates","Stress","Standards","FinFETs","Layout","Metals"
Publisher :
ieee
Conference_Titel :
Computer-Aided Design (ICCAD), 2015 IEEE/ACM International Conference on
Type :
conf
DOI :
10.1109/ICCAD.2015.7372646
Filename :
7372646
Link To Document :
بازگشت