DocumentCode :
3723660
Title :
Accuracy-configurable approximate multiplier with error detection and correction
Author :
Ashutosh Mehta;Shivani Maurya;Nawaz Sharief;Babu M Pranay;Srivatsava Jandhyala;Suresh Purini
Author_Institution :
Centre for VLSI and Embedded System Technologies, International Institute of Information Technology, Hyderabad, India
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
Real-time multimedia applications which demand very low decoding delays are increasing day-by-day. To address this challenge, in error-resilient applications, many approximate computing architectures for delay critical units have been proposed. In this paper, we propose an architecture for an approximate multiplier, accuracy of which can be configured during the run-time. According to the requirement of the application, the multiplier can be configured to operate in an exact mode or in any of the approximate modes, reducing its decoding delay and the dynamic power consumed. The architecture for the proposed approximate multiplier has been synthesized and simulated using Cadence design tools. Using 16-bit multiplication, it has been demonstrated that, the pass-rate and the propagation delay of the proposed multiplier is comparable or better than most of the published inaccurate multipliers. The proposed approximate multiplier is successfully used in a JPEG conversion application and performances of different accuracy modes are compared.
Keywords :
"Transform coding","Runtime"
Publisher :
ieee
Conference_Titel :
TENCON 2015 - 2015 IEEE Region 10 Conference
ISSN :
2159-3442
Print_ISBN :
978-1-4799-8639-2
Electronic_ISBN :
2159-3450
Type :
conf
DOI :
10.1109/TENCON.2015.7372902
Filename :
7372902
Link To Document :
بازگشت