DocumentCode :
3723792
Title :
A performance enhanced adaptive routing algorithm for 3D Network-on-Chips
Author :
Lian Zeng; Tieyuan Pan; Xin Jiang;Takahiro Watanabe
Author_Institution :
Graduate School of Information, Production and Systems, Waseda University, 2-7 Hibikini, Wakamatsu-ku, Kitakyushu, Fukuoka, Japan
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
As the technology of semiconductor continues to develop, hundreds of cores will be deployed on a signal die in the future Chip-Multiprocessors (CMPs) design. So Three-Dimensional Network-on-Chips (3D NoCs) has become an attractive solution which can provide high performance. The network performance depends critically on the performance of routing algorithm. This paper proposes a novel adaptive routing in 3D NoC which can solve congestion not only in the intra-layers but also in inter-layers. Simulation results show that our proposed method significantly achieves the performance improvement compared with other transitional routing algorithms.
Keywords :
"Jamming","Throughput"
Publisher :
ieee
Conference_Titel :
TENCON 2015 - 2015 IEEE Region 10 Conference
ISSN :
2159-3442
Print_ISBN :
978-1-4799-8639-2
Electronic_ISBN :
2159-3450
Type :
conf
DOI :
10.1109/TENCON.2015.7373036
Filename :
7373036
Link To Document :
بازگشت