DocumentCode :
3723876
Title :
Design of minimum complexity reversible multiplier
Author :
Vasily G. Moshnyaga
Author_Institution :
Department of Electronics Engineering and Computer Science, Fukuoka University, 814-0180, Japan
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
Reversible digital multipliers theoretically do not dissipate energy but are very complex in design. To reduce the gate count, many proposed optimizations employ large reversible gates, which however neither decrease the circuit complexity nor its quantum cost. In this paper, we present design techniques that result in minimal complexity of 4×4-bits unsigned reversible multiplier in terms of the number of gates, the number of garbage outputs, the number of constant inputs and the total quantum cost.
Keywords :
"Logic gates","Complexity theory","Arrays","Adders","Multiplexing","Circuit optimization","Computer science"
Publisher :
ieee
Conference_Titel :
TENCON 2015 - 2015 IEEE Region 10 Conference
ISSN :
2159-3442
Print_ISBN :
978-1-4799-8639-2
Electronic_ISBN :
2159-3450
Type :
conf
DOI :
10.1109/TENCON.2015.7373120
Filename :
7373120
Link To Document :
بازگشت