DocumentCode :
3723923
Title :
A systolic architecture based GF (2m) multiplier using modified LSD first multiplication algorithm
Author :
Aaditi Bhoite;P.V.S. Shastry;Manasi Rashinkar
fYear :
2015
Firstpage :
1
Lastpage :
6
Abstract :
This paper presents GF(2m) multiplier for trinomials. Multiplier is implemented using digit serial/parallel architecture. Architecture is constructed using modified LSD-first multiplication algorithm. Bit throughput is a critical factor of GF(2m) multiplication for different applications.Applications such as digital signal processors, computer systems, FIR filter implementation. This architecture achieves latency of m/d clock cycles along with high bit throughput such as m-bits per clock cycles. Whereas, m is no. of input bits of each operand. And d is selected digit size. m is always greater than d.
Keywords :
"Computer architecture","Finite element analysis","Clocks","Adders","Logic gates","Throughput","Complexity theory"
Publisher :
ieee
Conference_Titel :
TENCON 2015 - 2015 IEEE Region 10 Conference
ISSN :
2159-3442
Print_ISBN :
978-1-4799-8639-2
Electronic_ISBN :
2159-3450
Type :
conf
DOI :
10.1109/TENCON.2015.7373168
Filename :
7373168
Link To Document :
بازگشت