DocumentCode :
3725108
Title :
Design of Low power and high speed dynamic latch comparator using 180 nm technology
Author :
Aparna Lahariya;Anshu Gupta
Author_Institution :
Electronics and Communication Engineering, Mody University of Science & Technology, Rajasthan, India
fYear :
2015
Firstpage :
129
Lastpage :
134
Abstract :
In this paper, Low power and high speed regenerative double tail dynamic latch comparator for a application of high speed analog to digital converter has been designed. A proposed comparator has increased the speed of the circuit. The proposed regenerative double tail dynamic latch comparator has a good performance to conventional comparator. It is designed in Cadence UMC 180 nm CMOS process with a supply voltage of 1.8 V. The slew rate is increased, whereas rise time, fall time and settling time are decreased.. The improved values positive slew rate and negative slew rate are 7.61 kV/μs and 13.25 kV/μs. The delay and power consumption is 5 μs and 4.24 nW respectively.
Keywords :
"Latches","Preamplifiers","Switches","Power demand","Transient analysis","Delays","Differential amplifiers"
Publisher :
ieee
Conference_Titel :
Signal Processing, Computing and Control (ISPCC), 2015 International Conference on
Type :
conf
DOI :
10.1109/ISPCC.2015.7375011
Filename :
7375011
Link To Document :
بازگشت