Title :
A low power high speed charge sharing LECTOR comparator
Author :
Deepika;Sagar Nandrajog;Nidhi Gaur;Anu Mehra
Author_Institution :
Dept. of ECE, ASET Amity Univ., Noida, India
Abstract :
In todays scientific scenario the need for reducing power dissipation for high end devices like Analog to Digital Converters, operational amplifiers is of utmost importance. One of the important contributors to power dissipation is leakage current. In this paper we propose a charge sharing lector comparator which significantly reduces leakage current. The circuit is primarily based on the LECTOR technique with suitable sizing parameters employed to further reduce the power dissipation. This circuit results in the reduction of total average power by 68.83% at a frequency of 100MHz in comparison to charge sharing dynamic latch comparator [1] and delay is minimized to 89.6% .The circuit is implemented on 0.18m and 0.90m CMOS technology.
Keywords :
"Latches","Transistors","CMOS integrated circuits","Simulation","Power dissipation","CMOS technology","Delays"
Conference_Titel :
Next Generation Computing Technologies (NGCT), 2015 1st International Conference on
DOI :
10.1109/NGCT.2015.7375166