Title :
Hardware efficient AES for image processing with high throughput
Author :
Neha Dalakoti;Nidhi Gaur;Anu Mehra
Author_Institution :
Department of ECE, ASET, Amity University, Noida, India
Abstract :
Nowdays, image processing is applied to send an enhanced image in all applications including forensics, robotics, military communications. However, these applications have a additional overhead of image security. AES is one of the high speed technique which is used widely against various attacking techniques inspite of its high computational complexity. In this paper we propose the novel implementation of AES(Advance encryption standard) algorithm with reduced coding complexity and enhanced throughput by parallel processing of the key expansion technique. In addition, proposed approach also reduces the hardware required for implementation of AES. Algorithm is implemented on Xilinx virtex-6 using Questasim 10.0 b and further the encryption and decryption of image is simulated in MATLAB 2011a.
Keywords :
"Encryption","Hardware","Throughput","Computers","Algorithm design and analysis","Ciphers","Signal processing algorithms"
Conference_Titel :
Next Generation Computing Technologies (NGCT), 2015 1st International Conference on
DOI :
10.1109/NGCT.2015.7375257