DocumentCode :
3727020
Title :
Optimization of H.264 video decoder from Android OS for MIPS32 DSP ASE architectures
Author :
Branimir Vasi?;Stanislav O?ovaj;Darko Lau?;?eljko Luka?
Author_Institution :
Istra?ivacko-razvojni Institut RT-RK, Novi Sad, Srbija
fYear :
2015
Firstpage :
445
Lastpage :
447
Abstract :
The aim of this study is to present the steps of optimization the H.264/AVC video decoder for MIPS32 DSP ASE SIMD (Single-instruction, multiple-data) processor architecture. In particular, SIMD architecture can be very efficient in the implementation of video applications which have simple operations on 8-bit or 16-bit samples. Besides already mentioned architecture it is also important to get familiar with the H.264/AVC video code standards. The parts of decoder that were subject of optimization were detected as the biggest consumers of CPU resources. After optimization, overall system speedup gain was 36%.
Keywords :
"Digital signal processing","Standards","Electronic mail","Optimization","Video coding","Decoding","Androids"
Publisher :
ieee
Conference_Titel :
Telecommunications Forum Telfor (TELFOR), 2015 23rd
Type :
conf
DOI :
10.1109/TELFOR.2015.7377503
Filename :
7377503
Link To Document :
بازگشت