DocumentCode :
3727075
Title :
An efficient FPGA implementation of floating point addition
Author :
Djordje Pesic;Ivan Ratkovic
Author_Institution :
RT-RK Institute for Computer Based Systems, Novi Sad, Serbia
fYear :
2015
Firstpage :
685
Lastpage :
688
Abstract :
We present an optimized implementation of floating point addition algorithm. The main goal is to reduce design latency as much as possible while maintaining simplicity. We analyze various submodule types in the algorithm and choose the fastest one. Finally, we implement the design in Spartan 6 device, achieving a speed-up of 1.5×, 43.5% less logic levels and occupies 66.5% less slices respectively.
Keywords :
"Adders","Algorithm design and analysis","Optimization","Field programmable gate arrays","Standards","Hardware","Radiation detectors"
Publisher :
ieee
Conference_Titel :
Telecommunications Forum Telfor (TELFOR), 2015 23rd
Type :
conf
DOI :
10.1109/TELFOR.2015.7377560
Filename :
7377560
Link To Document :
بازگشت