Title :
A low power hybrid MTJ/CMOS (4-2) compressor for fast arithmetic circuits
Author :
Vahid Jamshidi;Mahdi Fazeli;Ahmad Patooghy
Author_Institution :
Department of Computer Engineering, Iran University of Science and Technology, Tehran, Iran
Abstract :
Compressors are commonly employed in multipliers to reduce the number of partial products and in multi-operand adders to reduce the number of operands. In this paper, a novel magnetic tunnel junction (MTJ) and complementary metal-oxide-semiconductor (CMOS) based architecture is proposed for designing a 4-2 compressor. This architecture reduces the number of elements, connections and circuit complexity, which ultimately results in the reduction of power, delay and chip area. HSPICE Simulations for 32nm technology, through comparisons with previous works in terms of power consumption, delay and power-delay product (PDP), indicate the efficiency of the proposed 4-2 compressor.
Keywords :
"Magnetic tunneling","Logic gates","Delays","Magnetoelectronics","Computer architecture","Magnetization","Resistance"
Conference_Titel :
Computer Architecture and Digital Systems (CADS), 2015 18th CSI International Symposium on
DOI :
10.1109/CADS.2015.7377793