DocumentCode :
3727384
Title :
Highly linear high isolation SPDT switch IC with back-gate effect and floating body technique in 180-nm CMOS
Author :
Xiao Xu;Xin Yang;Zheng Sun;Taufiq Alif Kurniawan;Toshihiko Yoshimasu
Author_Institution :
The Graduate School of Information, Production and Systems, Waseda University, 2-7 Hibikino Wakamatsu-ku Kitakyushu-city, Fukuoka, Japan
fYear :
2015
Firstpage :
106
Lastpage :
108
Abstract :
This paper presents a broadband single-pole double-throw (SPDT) switch IC in a 180-nm CMOS process. Back-gate voltage injection and floating body technique are utilized to improve the power handling capability, insertion loss and isolation performance, simultaneously. The fabricated SPDT switch IC has exhibited an input referred 0.3-dB compression point of 21.0 dBm, an isolation of 42.7 dB and an insertion loss of 1.1 dB for transmit mode at an operation frequency of 5.0 GHz.
Keywords :
Chlorine
Publisher :
ieee
Conference_Titel :
Radio-Frequency Integration Technology (RFIT), 2015 IEEE International Symposium on
Type :
conf
DOI :
10.1109/RFIT.2015.7377902
Filename :
7377902
Link To Document :
بازگشت