DocumentCode :
3727408
Title :
A gray code based time-to-digital converter architecture and its FPGA implementation
Author :
Congbing Li;Haruo Kobayashi
Author_Institution :
Division of Electronics and Informatics, Gunma University 376-8515 Japan
fYear :
2015
Firstpage :
178
Lastpage :
180
Abstract :
A glitch-free time-to-digital converter (TDC) based on Gray code is presented. This architecture can reduce hardware, power consumption, as well as chip area significantly compared to a flash type TDC, while keeping comparable performance and glitch-free characteristics. Its proof-of-concept prototype was implemented on FPGA, and the measurement and simulation results validate the effectiveness of the proposed architecture.
Keywords :
"Reflective binary codes","Delays","Field programmable gate arrays","Ring oscillators","Flip-flops","Semiconductor device measurement"
Publisher :
ieee
Conference_Titel :
Radio-Frequency Integration Technology (RFIT), 2015 IEEE International Symposium on
Type :
conf
DOI :
10.1109/RFIT.2015.7377926
Filename :
7377926
Link To Document :
بازگشت