DocumentCode :
3729132
Title :
Comparative power analysis of CMOS & adiabatic logic gates
Author :
Himanshi Sharma;Rajan Singh
Author_Institution :
ECE, Noida Institute of Engineering Technology, Greater, India
fYear :
2015
Firstpage :
7
Lastpage :
11
Abstract :
The present paper proposes the comparative power analysis of different logic gates using conventional CMOS Designs and adiabatic clock gating based designs. For achieving high performance, Adiabatic logic gates are designed using CPAL (complementary pass transistor adiabatic logic).The design of INVERTER, NAND and XOR has been simulated and verified. All the circuits have been simulated using 90nm technology. In comparison to conventional CMOS designs, adiabatic technology based designs consumes much less power and saves energy.
Keywords :
"Adiabatic","Logic gates","CMOS integrated circuits","MOSFET","Inverters","CMOS technology","Clocks"
Publisher :
ieee
Conference_Titel :
Green Computing and Internet of Things (ICGCIoT), 2015 International Conference on
Type :
conf
DOI :
10.1109/ICGCIoT.2015.7380418
Filename :
7380418
Link To Document :
بازگشت