DocumentCode :
3729184
Title :
Design of a low power Adiabatic Logic based Johnson Counter
Author :
Himanshi Sharma;Rajan Singh
Author_Institution :
ECE, Noida Institute of Engineering Technology, Greater, India
fYear :
2015
Firstpage :
270
Lastpage :
274
Abstract :
The paper provides a deep insight to the design of an adiabatic Johnson Counter which consumes low power and delivers high performance. For achieving low power dissipation in circuits the Complementary Pass Transistor Adiabatic Logic (CPAL) is used to design the flip flops. The design of Johnson counter has been simulated and verified. The Tanner EDA tool has been used to simulate all the circuits with 90nm technology. Working within the Mhz frequency band, the proposed design has shown lower power dissipation.
Keywords :
"Radiation detectors","Adiabatic","Clocks","CMOS integrated circuits","Power dissipation","Power demand","Switching circuits"
Publisher :
ieee
Conference_Titel :
Green Computing and Internet of Things (ICGCIoT), 2015 International Conference on
Type :
conf
DOI :
10.1109/ICGCIoT.2015.7380471
Filename :
7380471
Link To Document :
بازگشت