DocumentCode :
3731594
Title :
Improved DRAM Timing Bounds for Real-Time DRAM Controllers with Read/Write Bundling
Author :
Leonardo Ecco;Rolf Ernst
Author_Institution :
Inst. of Comput. &
fYear :
2015
Firstpage :
53
Lastpage :
64
Abstract :
As DRAMs become faster, the penalty to reverse the direction of their data buses increases. Yet, existing real-time memory controllers do not reorder read and write commands. Hence, timing bounds are computed by assuming an alternating pattern of reads and writes, thus accounting for several data bus direction reversals, consequently leading to suboptimal results. Therefore, in this paper, we propose a memory controller that reorders read and write commands, which minimizes reversals. Moreover, we prove through a detailed timing analysis that the effect of the reordering is bounded. Finally, we compare our approach analytically with a state-of-the-art real-time memory controller and show that our timing bounds are up to 27% better.
Keywords :
"Real-time systems","Delays","DRAM chips","Clocks","Frequency measurement"
Publisher :
ieee
Conference_Titel :
Real-Time Systems Symposium, 2015 IEEE
ISSN :
1052-8725
Print_ISBN :
978-1-4673-9507-6
Type :
conf
DOI :
10.1109/RTSS.2015.13
Filename :
7383564
Link To Document :
بازگشت