DocumentCode :
3731875
Title :
A novel low power keeper technique for pseudo domino logic
Author :
Deepika Bansal;B. P. Singh;Ajay Kumar
Author_Institution :
Department of Electronics & Communication Engineering, Manipal University Jaipur, India
fYear :
2015
fDate :
7/1/2015 12:00:00 AM
Firstpage :
1
Lastpage :
6
Abstract :
Dynamic domino logic circuits are used for high system performance. The dynamic circuits offer superior speed and power dissipation over static CMOS circuits. But these circuits suffer from limitations such as charge leakage, noise and charge sharing. This article provides analysis of the different keeper topologies on pseudo domino logic circuits with reference to power dissipation. The circuit simulations for the analysis of power dissipation have been done on Tanner EDA tool for 45 nm technology. The proposed precharge keeper technique is proffered to economize power dissipation by approximately 45% and transistor count by 25%.
Keywords :
"Transistors","Logic gates","Power dissipation","Threshold voltage","Logic circuits","Power demand","Inverters"
Publisher :
ieee
Conference_Titel :
Electronics, Computing and Communication Technologies (CONECCT), 2015 IEEE International Conference on
Type :
conf
DOI :
10.1109/CONECCT.2015.7383865
Filename :
7383865
Link To Document :
بازگشت