DocumentCode :
3733930
Title :
A 9-bit 1.8-GS/s pipelined ADC using linearized open-loop amplifiers
Author :
Lilan Yu;Masaya Miyahara;Akira Matsuzawa
Author_Institution :
Department of Physical Electronics, Tokyo Institute of Technology 2-12-1-S3-27, Ookayama, Meguro-ku, Tokyo 152-8552, Japan
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents a 9-bit 1.8-GS/s pipelined ADC. It employs open-loop residue amplifiers with a linearization technique, two time-interleaved CDACs with stage gain calibration, and a double-sampling architecture. This open-loop structure achieves high speed, low power and moderate resolution without any digital nonlinearity calibrations. The fabricated ADC in 65-nm CMOS technology achieves an SNDR of 51 dB and a FoM of 83 fJ/conversion-step while the sampling rate is 1.8 GS/s.
Keywords :
"Gain","Calibration","Linearity","Semiconductor device measurement","Capacitors","CMOS integrated circuits","Timing"
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference (A-SSCC), 2015 IEEE Asian
Type :
conf
DOI :
10.1109/ASSCC.2015.7387464
Filename :
7387464
Link To Document :
بازگشت