Title :
A digital DLL with 4-cycle lock time and 1/4 NAND-delay accuracy
Author :
Sung-Yong Kim;Xuefan Jin;Jung-Hoon Chun;Kee-Won Kwon
Author_Institution :
College of Information and Communication Engineering, Sungkyunkwan University, Suwon, Korea
Abstract :
This paper presents a fully digital delay locked loop (DLL) that can acquire lock in four clock cycles with a resolution of a 1/4 NAND-delay. The proposed DLL with a multi-dither-free phase detector acquires the initial lock in four clock cycles with 1/2 NAND-delay. Then, it utilizes a multi-dither-free phase detector, a region accumulator, and phase blenders, to improve the resolution to a 1/4 NAND-delay. The region accumulator which continuously steers the control registers and the phase blender, adaptively controls the tracking bandwidth depending on the amount of jitter, and effectively suppresses the dithering jitter. Fabricated in 65nm CMOS, the proposed DLL occupies 0.0432 mm2, and consumes 3.7 mW from a 1.2-V supply at 2 GHz.
Keywords :
"Clocks","Jitter","Delays","Registers","Delay lines","Bandwidth","CMOS integrated circuits"
Conference_Titel :
Solid-State Circuits Conference (A-SSCC), 2015 IEEE Asian
DOI :
10.1109/ASSCC.2015.7387472