DocumentCode :
3734800
Title :
Out-of-plane NML modeling and architectural exploration
Author :
F. Cairo;G. Turvani;F. Riente;M. Vacca;S. Breitkreutz-v. Gamm;M. Becherer;M. Graziano;M. Zamboni
Author_Institution :
Department of Electronics and Telecommunications, Politecnico di Torino, Italy
fYear :
2015
fDate :
7/1/2015 12:00:00 AM
Firstpage :
1037
Lastpage :
1040
Abstract :
One of the most innovative solutions studied as an alternative technology to CMOS transistors is represented by NanoMagnetic Logic (NML). It exhibits remarkable characteristics that overcome some intrinsic limitations of CMOS as low power consumption and the possibility to merge logic and memory in the same device. We present the design of a full adder entirely based on single domain out-of-plane nanomagnetic logic (pNML). We propose different solutions of the same circuit which allow us to obtain the best performance in terms of occupied area and timing. We modeled, using VHDL (VHSIC Hardware Description Language), the pNML basic elements and then we performed micromagnetic simulations to demonstrate the correct operation of the circuits.
Keywords :
"Logic gates","Magnetic domains","Magnetic circuits","Clocks","Magnetic domain walls","Perpendicular magnetic anisotropy","Integrated circuit modeling"
Publisher :
ieee
Conference_Titel :
Nanotechnology (IEEE-NANO) , 2015 IEEE 15th International Conference on
Type :
conf
DOI :
10.1109/NANO.2015.7388798
Filename :
7388798
Link To Document :
بازگشت