DocumentCode :
3734849
Title :
Manufacturing pathway and experimental demonstration for nanoscale fine-grained 3-D integrated circuit fabric
Author :
Mostafizur Rahman; Jiajun Shi; Mingyu Li;Santosh Khasanvis;Csaba Andras Moritz
Author_Institution :
Electrical and Computer Engineering, University of Massachusetts Amherst, USA
fYear :
2015
fDate :
7/1/2015 12:00:00 AM
Firstpage :
1214
Lastpage :
1217
Abstract :
At Sub-20nm technologies CMOS scaling faces severe challenges primarily due to fundamental device scaling limitations, interconnection overhead and complex manufacturing. Migration to 3-D has been long sought as a possible pathway to continue scaling; however, CMOS´s intrinsic requirements are not compatible for fine-grained 3-D integration. In [1], we proposed a truly fine-grained 3-D integrated circuit fabric called Skybridge that solves nanoscale challenges and achieves orders of magnitude benefits over CMOS. In Skybridge, device, circuit, connectivity, thermal management and manufacturing issues are addressed in an integrated 3-D compatible manner. At the core of Skybridge´s assembly are uniform vertical nanowires, which are functionalized with architected features for fabric integration. All active components are created primarily using sequential material deposition steps on these nanowires. Lithography and doping precision requirements are significantly reduced, and are primarily required in early stages. In this paper, we discuss manufacturing aspects of Skybridge fabric; we introduce Skybridge´s manufacturing pathway and show experimental demonstrations of key process steps.
Keywords :
"Nanowires","Fabrics","Resists","Manufacturing","Planarization","Transistors","Heating"
Publisher :
ieee
Conference_Titel :
Nanotechnology (IEEE-NANO) , 2015 IEEE 15th International Conference on
Type :
conf
DOI :
10.1109/NANO.2015.7388847
Filename :
7388847
Link To Document :
بازگشت