DocumentCode :
3736862
Title :
Soft error tolerance using horizontal-vertical-diagonal-blocks
Author :
Md. Shamimur Rahman;Muhammad sheikh Sadi;Sakib Ahammed
Author_Institution :
Dept. of Computer Science and Engineering, Khulna University of Engineering & Technology, Bangladesh
fYear :
2015
Firstpage :
61
Lastpage :
66
Abstract :
Soft error tolerance is a matter of concern for system reliability nowadays. The likelihood of soft errors increase with system complexity, reduction in operational voltages, exponential growth in transistors per chip, increases in clock frequencies and device shrinking. As the memory bit-cell area is condensed, single event upset that would have formerly despoiled only a single bit-cell are now proficient of upsetting multiple contiguous memory bit-cells per particle strike. While these error types are beyond the error handling capabilities of the frequently used error correction codes (ECCs) for single bit, the overhead associated with moving to more sophisticated codes for multi-bit errors is considered to be too costly. To address this issue, this paper presents a new approach to detect and correct multi-bit soft error by using Horizontal-Vertical-Diagonal Blocks (HVDB) parity bits with a higher reliability.
Keywords :
"Arrays","Reliability","Complexity theory","Computer science","Electronic mail","Embedded systems","Real-time systems"
Publisher :
ieee
Conference_Titel :
Electrical Information and Communication Technology (EICT), 2015 2nd International Conference on
Print_ISBN :
978-1-4673-9256-3
Type :
conf
DOI :
10.1109/EICT.2015.7391923
Filename :
7391923
Link To Document :
بازگشت