DocumentCode :
3738241
Title :
A multiobjective reconfiguration-aware scheduler for FPGA-based heterogeneous architectures
Author :
Enrico A. Deiana;Marco Rabozzi;Riccardo Cattaneo;Marco D. Santambrogio
Author_Institution :
Politecnico di Milano, Milan, Italy
fYear :
2015
Firstpage :
1
Lastpage :
6
Abstract :
Designing applications for heterogeneous systems, like Multiprocessor System-on-Chips (MPSoCs) based on Field Programmable Gate Arrays (FPGAs) is a complex task. In order to exploit all the capabilities of these systems, such as Partial Dynamic Reconfiguration (PDR) and hardware acceleration, the designer still has to develop large parts of the system unassisted, establishing the design choices (i.e., whether to assign a task of the application on a hardware region of the FPGA or a general purpose processor of the SoC) mostly on his/her experience. In this paper we present a Mixed-Integer Linear Programming (MILP) formulation for mapping and scheduling of applications on heterogeneous and reconfigurable devices taking into account PDR, module reuse and configuration prefetching. Starting from a target architecture and a description of the application in terms of tasks and data dependencies, the proposed formulation allows the designer to optimize a linear combination of different metrics such as execution time, peak power and energy consumption.
Keywords :
"Hardware","Field programmable gate arrays","Schedules","Prefetching","Computer architecture","Measurement"
Publisher :
ieee
Conference_Titel :
ReConFigurable Computing and FPGAs (ReConFig), 2015 International Conference on
Type :
conf
DOI :
10.1109/ReConFig.2015.7393328
Filename :
7393328
Link To Document :
بازگشت