Title :
Sub-picosecond jitter resolution wide range digital delay line for SoC integration
Author :
Bilal I. Abdulrazzaq;Izhal Abdul Halin;Roslina M. Sidek;Suhaidi Shafie;Nurul Amziah Md Yunus;Shoji Kawahito
Author_Institution :
Department of Electrical and Electronic Engineering, Universiti Putra Malaysia (UPM), Serdang 43400, Selangor, Malaysia
Abstract :
A novel three-stage architecture programmable digital delay line (DDL) with a picosecond resolution, 1μs range, and sub-picosecond jitter performance is proposed. Through circuit simulation, a dynamic range of 1μs is obtained in the first stage using 10-bit counters operating at a frequency of 1 GHz. The second stage further refines the delay to 23ps using a tapped inverter chain architecture. Finally, the third stage constructed using a DLL with NAND gate based delay elements further refines the delay step to 1ps resolution with a 0.1ps RMS jitter performance. The proposed digital delay line is designed using a standard 0.13μm Silterra CMOS technology.
Keywords :
"Logic gates","Jitter","Control systems","Delays","Generators","CMOS integrated circuits","Pins"
Conference_Titel :
Circuits and Systems Symposium (ICSyS), 2015 IEEE International
DOI :
10.1109/CircuitsAndSystems.2015.7394062