DocumentCode :
3738406
Title :
DSP ASIC module Design for natural frequency of ECG signal
Author :
Nurul Ashikin Abdul-Kadir;Norlaili Mat Safri;Mohd Afzan Othman
Author_Institution :
Dept. of Electronics and Computer Engineering, Faculty of Electrical Engineering, Universiti Teknologi Malaysia, 81310 UTM Johor Bahru, Malaysia
fYear :
2015
Firstpage :
71
Lastpage :
75
Abstract :
This study implemented software to hardware design for a part of ECG system which is intended to detect and classify atrial fibrillation. The feature extraction process was chosen to be implemented into hardware design. The chosen algorithm was the natural frequency of ECG signal that was obtained from second-order system. Steps taken from digital signal processing to signal processing in hardware on Field-programmable gated-array (FPGA) is discussed. By optimizing resource utilization, the performance was analyzed for 2 hardware designs, Design 1 and Design 2 that needed 34 and 29 resource utilizations, respectively. Results from QuartusII shows Design 2 used less logic utilization than Design 1, i.e. 36 as compared to 2530. Therefore, Design 2 is considered a better design.
Keywords :
"Electrocardiography","Logic gates","Artificial neural networks","Biological system modeling"
Publisher :
ieee
Conference_Titel :
Circuits and Systems Symposium (ICSyS), 2015 IEEE International
Type :
conf
DOI :
10.1109/CircuitsAndSystems.2015.7394067
Filename :
7394067
Link To Document :
بازگشت