DocumentCode :
3738709
Title :
An efficient low area implementation of 2-D DCT on FPGA
Author :
Atakan Do?an
Author_Institution :
Anadolu University, Electrical and Electronics Engineering, Eski?ehir, Turkey
fYear :
2015
Firstpage :
771
Lastpage :
775
Abstract :
This paper presents the design and implementation for 2-D discrete cosine transform (DCT) with the goal of achieving low area utilization and high-speed operation on FPGAs. The design is based on the row-column decomposition technique, which requires two successive 1-D DCT transforms and a transpose memory between them for storing and transposing the results of the first 1-D DCT. The proposed implementation of 2-D DCT is capable of compressing at least 70 images per second in 720×480 resolution on Xilinx Spartan 3E and 30 images per second in 1920×1080 resolution on Xilinx Virtex 7 FPGA. Consequently, the proposed 2-D DCT design and implementation can be very useful in various image and video compressing applications.
Keywords :
"Discrete cosine transforms","Clocks","Registers","Field programmable gate arrays","Computer architecture","Hardware","Image coding"
Publisher :
ieee
Conference_Titel :
Electrical and Electronics Engineering (ELECO), 2015 9th International Conference on
Type :
conf
DOI :
10.1109/ELECO.2015.7394534
Filename :
7394534
Link To Document :
بازگشت