DocumentCode :
3738866
Title :
FPGA implementation of comb-based decimation filter with improved frequency characteristic for SD A/D converters application
Author :
Angel Garcia Robles;Gordana Jovanovic Dolecek;Jose de Jesus Rangel Magdaleno
Author_Institution :
Department of Electronics, Institute INAOE, Puebla, Mexico
fYear :
2015
Firstpage :
1
Lastpage :
5
Abstract :
This paper describes a FPGA implementation of a low-complexity comb-based decimation filter with improved frequency characteristics in both, the passband and the folding bands. The attenuation across the folding bands is increased by two cosine filters in cascade, while the simple compensator, which work at low rate, decrease the resulting filter passband droop. The overall structure is multiplierless and was fitted into the Spartan 3A (3s700afg484-4) FPGA device from Xilinx, to prove a low resource implementation.
Publisher :
ieee
Conference_Titel :
Power, Electronics and Computing (ROPEC), 2015 IEEE International Autumn Meeting on
Type :
conf
DOI :
10.1109/ROPEC.2015.7395102
Filename :
7395102
Link To Document :
بازگشت