DocumentCode :
3738977
Title :
Implementation of an RTL synthesizable asynchronous FIFO for conveying data by avoiding actual data movement via FIFO
Author :
Shruti Sharmaa
Author_Institution :
University School of Information and Communication Technology, Guru Gobind Singh Indraprastha University (GGSIPU), Delhi, India
fYear :
2015
fDate :
7/1/2015 12:00:00 AM
Firstpage :
1
Lastpage :
7
Abstract :
An enhanced approach of integrating asynchronous design is thoroughly adapted into the conventional synchronous flow design to avoid problems like critical delays, clock skew or power consumption control. This feature comes as an outcome of accepting Verilog models, thereby allowing the logical synthesis and functional verification of the design based on the RTL synthesis. The modified pipeline design followed in this paper are based on asynchronous nature which exhibits an exceptional dynamic feature of being a latch-less in control operations, thus with proper sequencing can achieve the implied latching functionality of the dynamic gates. This work analyses the performance evaluation of asynchronous and synchronous design topologies of FIFO been constructed based on a scheme where data movement is avoided in the FIFO. This work is implemented and synthesized in register-transfer-level (RTL) using Verilog alongside few sequential latches and digital logic gates and simulation is done at the gate-level using Xilinx-ISE 12.1 tool to deliver delay and power for the same, together with simple and easy integration in advance design flows and processes.
Keywords :
"Logic gates","Protocols","System-on-chip","Microprocessors","Computer architecture","Field programmable gate arrays"
Publisher :
ieee
Conference_Titel :
Computing, Communication and Networking Technologies (ICCCNT), 2015 6th International Conference on
Type :
conf
DOI :
10.1109/ICCCNT.2015.7395217
Filename :
7395217
Link To Document :
بازگشت