DocumentCode :
3740044
Title :
A 10 Gbps ADC-based equalizer for serial I/O receiver
Author :
Khaled A. El-Gammal;Ahmed N. Hassan;Sameh A. Ibrahim
Author_Institution :
Electronics and Electrical Communication Engineering Department, Ain Shams University, Cairo, Egypt
fYear :
2015
Firstpage :
38
Lastpage :
43
Abstract :
This paper introduces the system architecture and implementation of a 10Gbps ADC-Based Equalizer for Serial I/O Receiver. The system consists of 2 main building blocks. The first is a 4-channel 4-bit flash analog-to-digital converter with 10 Gbps sampling speed which was implemented using a modified clocking scheme that improves the ADC accuracy and resolution without the need for digital calibration. The ADC achieves a figure of merit of 115 fJ/conversion-step, and was tested for input signals up to 5GHz. The second block is a 2-tap FFE, 3-tap DFE, 10-Gbps digital adaptive equalizer. The equalizer is capable of compensating more than 40 dB of attenuation at Nyquist frequency. The adaptive algorithm used is LMS algorithm using either training sequence mode or blind equalization mode. The system was designed using 65nm CMOS technology.
Keywords :
"Latches","Decoding","Decision feedback equalizers","Clocks","Delays","Preamplifiers"
Publisher :
ieee
Conference_Titel :
Design & Test Symposium (IDT), 2015 10th International
Type :
conf
DOI :
10.1109/IDT.2015.7396733
Filename :
7396733
Link To Document :
بازگشت