DocumentCode :
3741720
Title :
A novel circuit for clock synchronization using binary search scheme and phase interpolation
Author :
Chong Lu; Zhi-kui Duan; Yi Ding; Yu Li; Hong-zhou Tan
Author_Institution :
SYSU-CMU Shunde International Joint Research Institute, Sun Yat-sen University, 528300, China
fYear :
2015
Firstpage :
56
Lastpage :
60
Abstract :
In this paper, a novel circuit for clock synchronization utilizing an interleaved delay line for coarse tuning and a phase interpolation component for fine tuning is proposed. The interleaved delay line improves the precision to nearly half of conventional SMD and roughly aligns the output clock in two cycles. The rest phase error is compensated by the fine tuning component with binary search scheme and phase interpolation in five clock cycles and the error is suppressed under 3.1 ps. The circuit is designed and implemented using SMIC 130 nm 1P8M process with a 1.2 V voltage supply. The active area of proposed circuit is 260μm×140μm, and the total power consumption is 1.82mW@500MHz. The allowed operation frequency ranges from 200 MHz to 860 MHz, and the duty cycle varies in [32%, 77%]. It is compatible with the clock distribution networks and clock tree synthesis workflow aided by EDA software.
Keywords :
"Clocks","Delays","TV","Arrays","Hardware design languages","Interpolation","Jitter"
Publisher :
ieee
Conference_Titel :
Communication Technology (ICCT), 2015 IEEE 16th International Conference on
Print_ISBN :
978-1-4673-7004-2
Type :
conf
DOI :
10.1109/ICCT.2015.7399793
Filename :
7399793
Link To Document :
بازگشت