DocumentCode :
3742654
Title :
A CMOS image sensor with non-memory capacitor two-step single slope ADC for high frame rate
Author :
Junan Lee;Jongyeon Lee;Jinwook Burm
Author_Institution :
Dept. of Electronics Engineering, Sogang University, 121-742, Sinsu-dong, Mapo-gu Seoul, Korea
fYear :
2015
Firstpage :
333
Lastpage :
334
Abstract :
This paper proposes a column-parallel two-step Single-Slope Analog-to-Digital Converter (SS ADC) for high-frame-rate CMOS image sensors. The proposed two-step SS ADC circuit does not utilize an analog memory capacitor to store the value of the first ramp step. Instead, to handle problems such as the slope errors of the second ramp and the stored charge error from charge feed-through, it utilizes a very simple digital column circuit consisting of a coarse counter (coarse step counter) and a 4-to-16 decoder. The second ramp (fine ramp) slope has only one slope generator, regardless of the results of the first ramp decisions, to eliminate the slope mismatch between fine ramp slopes. The maximum frame rate of the proposed VGA CMOS Image Sensor (CIS) is 320 frames per second (fps). The total power consumption is 72 mW from supply voltages of 2.8 V(analog) and 1.5 V (digital). The Figure of Merit (FoM) is 2.01 [e-nJ].
Keywords :
"Capacitors","CMOS image sensors","Radiation detectors","Generators","Image resolution","Random access memory","Analog memory"
Publisher :
ieee
Conference_Titel :
SoC Design Conference (ISOCC), 2015 International
Type :
conf
DOI :
10.1109/ISOCC.2015.7401723
Filename :
7401723
Link To Document :
بازگشت