DocumentCode :
3742667
Title :
Design of a 10-bit SAR ADC with enhancement of matching property on C-DAC array
Author :
Jung Heum Kim;Sang Heon Lee;Jae Hyeon Seong;Kwang Sub Yoon
Author_Institution :
Department of Electronic Engineering, Inha University, Incheon, Korea
fYear :
2015
Firstpage :
239
Lastpage :
240
Abstract :
This paper proposes design of a 10-bit Successive Approximation Register (SAR) Analog to Digital Converter (ADC) reducing device mismatching property driven by MSB node of C-DAC array divided into 4 equal parts. It improves linearity by adding switch for reducing mismatch of MSB node which is the highest portion of mismatch in C-DAC array. The proposed SAR ADC is fabricated in 180nm CMOS and occupies a core area of 850um × 650um. It consumes 66.4uW and achieves an ENOB of 9.3 bits at sampling frequency 800kS/s and power supply of 1.8V. The Figure of Merit (FoM) is simulated to be 134.31fJ/step.
Keywords :
"Capacitors","Arrays","Linearity","CMOS integrated circuits","Power supplies","Simulation","Layout"
Publisher :
ieee
Conference_Titel :
SoC Design Conference (ISOCC), 2015 International
Type :
conf
DOI :
10.1109/ISOCC.2015.7401736
Filename :
7401736
Link To Document :
بازگشت