Title :
Low-power cache memory with state-of-the-art STT-MRAM for high-performance processors
Author :
Susumu Takeda;Hiroki Noguchi;Kumiko Nomura;Shinobu Fujita;Shinobu Miwa;Eishi Arima;Takashi Nakada;Hiroshi Nakamura
Author_Institution :
Toshiba Corporation R&D Center Kawasaki, Japan
Abstract :
This paper describes state-of-the-art STT-MRAM, which can drastically save energy consumption dissipated in cache memory system compared with conventional SRAM-based ones. This paper also presents how to build cache memory hierarchy with both the state-of-art STT-MRAM and SRAM to reduce cache energy consumption. The key point is "break-even-time aware memory design" based on normally-off operation. For further power reduction, an intelligent power management technique for the STT-MRAM-based cache is also discussed.
Keywords :
"Cache memory","Program processors","Random access memory","Benchmark testing","Nonvolatile memory","Energy consumption","Magnetic tunneling"
Conference_Titel :
SoC Design Conference (ISOCC), 2015 International
DOI :
10.1109/ISOCC.2015.7401759